AN-6067
Design and Application of Primary-Side Regulation (PSR)
PWM Controller

FAN100 / FAN102 / FSEZ1016A / FSEZ1216

Abstract
This application note describes a typical charger using the PSR controller. Both the features of this controller, as well as the operation of the power supply adaptor, are presented in detail. Based on the proposed design guideline, a design example with detailed parameters is given to demonstrate the superior performance of the controller.

Applications
- Battery chargers for cellular phones, cordless phones, PDAs, digital cameras, power tools
- Optimal choice for the replacement of linear transformers and RCC SMPS

Features
- Constant-Voltage (CV) and Constant-Current (CC) Control without Secondary-Feedback Circuity
- Accurate Constant Current Achieved by Fairchild’s Proprietary TRUECURRENT™ Technique
- Green-Mode Function: PWM Frequency Decreasing Linearly
- Fixed PWM Frequency at 42kHz with Frequency Hopping to Solve EMI Problems
- Low Startup Current: 10μA (Typical)
- Low Operating Current: 3.5mA (Typical)
- Peak-Current-Mode Control
- Cycle-by-Cycle Current Limiting
- VDD Over-Voltage Protection (OVP)
- VDD Under-Voltage lockout (UVLO)
- Gate Output Maximum Voltage Clamped at 18V
- Fixed Over-Temperature Protection (OTP)
- Cable Compensation for Tight CV Regulation (FAN102 / FSEZ1216)

PSR PWM Controller

<table>
<thead>
<tr>
<th>FAN100</th>
<th>PSR PWM Controller</th>
</tr>
</thead>
<tbody>
<tr>
<td>FAN102</td>
<td>FAN100 + Cable Compensation</td>
</tr>
<tr>
<td>FSEZ1016A</td>
<td>FAN100 + MOSFET (1A/600V)</td>
</tr>
<tr>
<td>FSEZ1216</td>
<td>FAN102 + MOSFET (1A/600V)</td>
</tr>
</tbody>
</table>

Pin Configurations

Figure 1. FAN100
Figure 2. FAN102
Figure 3. FSEZ1016A
Figure 4. FSEZ1216
Typical Applications

Figure 5. FAN100

Figure 6. FAN102 (FAN100 + Cable Compensation)

Figure 7. FSEZ1016A (FAN100 + MOSFET)

Figure 8. FSEZ1216 (FAN102 + MOSFET)
Block Diagrams

Figure 9. FSEZ1016A (FAN100 + MOSFET)
Figure 10. FSEZ1216 (FAN102 + MOSFET)
Introduction

This highly integrated PSR PWM controller contains several features to enhance the performance of low-power flyback converters. The patented topology of the PSR controller allows for simplified circuit designs, particularly battery charger applications. CV and CC control can be accurately achieved without secondary feedback circuitry. With the addition of frequency-hopping in PWM operation, EMI problems can be solved using minimized filter components. As a result, a low-cost, smaller, and lighter charger is produced when compared to a conventional design or a linear transformer.

To minimize standby power consumption, the proprietary green-mode function provides off-time modulation to linearly decrease the PWM frequency under light-load conditions. This green-mode function is designed to help the power supply meet power conservation requirements. The startup current is only 10µA, which allows for the use of large startup resistance for further power savings.

The PSR controller also provides numerous protection functions. The VDD pin is equipped with over-voltage protection and under-voltage lockout. Pulse-by-pulse current limiting and CC control ensure over-current protection during heavy loads. The GATE output is clamped at 15V to protect the external/internal MOSFET from over-voltage damage. Additionally, the internal over-temperature-protection function shuts down the controller with auto recovery when over heating occurs.

By using the PSR controller, a charger can be implemented with few external components and at a minimized cost.

Internal Block Operation

Constant Voltage Output Regulation

PSR controller’s innovative method can achieve accurate output CV/CC characteristic without voltage and current sensing circuitry on the secondary side. The application circuit and a conceptualized internal block diagram relating to the constant voltage regulation are shown in Figure 11, and the key waveform is shown in Figure 12. The secondary output status is taken from the primary auxiliary winding when the MOSFET is off. A unique sampling method is used to acquire a duplication of the output voltage ($V_{sah}$) and the output diode discharge time ($t_{dis}$). The sampled voltage ($V_{sah}$) is then compared with the precise internal reference voltage ($V_{ref}$) to determine the on-time of the MOSFET by modulating error amplifier’s output. This inexpensive method achieves accurate output voltage regulation.

![Figure 11. Internal Block of Constant Voltage Output Operation](image-url)
**Constant Current Output Regulation**

As shown in Figure 12, the output current $I_O$ can be expressed by Equation 1 when the flyback converter is operated in DCM. As a result, the output current $I_O$ can be calculated by the signal $i_{pks}, t_{dis}$. The PSR controller then determines the on-time of the MOSFET to modulate input power and provide constant output current.

$$I_O = \frac{1}{2T_s} \left[ t_{dis} \cdot i_{s, pk} \right]$$

$$= \frac{1}{2T_s} \left[ n_p \cdot i_{pk} \cdot t_{dis} \right]$$

$$= \frac{1}{2T_s} \left[ n_p \cdot \frac{V_{CS}}{R_{CS}} \cdot t_{dis} \right]$$

where:

- $i_{s, pk}$ is the peak inductor current of the secondary side.
- $i_{pk}$ is the peak inductor of primary side.
- $t_{dis}$ is discharge-time of transformer inductor current.
- $n_p$ is the turn ratio between primary and secondary winding.
- $R_{CS}$ is the current-sense resistor.
- $V_{CS}$ is the voltage on current-sense resistor.

![Figure 12. Principal Operation Waveform of the Flyback Converter (DCM)](image)

**Green-Mode Operation**

The proprietary green-mode function of the PSR controller provides off-time modulation to linearly decrease the PWM frequency at light-load conditions, as low as 500Hz. With the green-mode function, the power supply can easily meet the most stringent of power conservation requirements.

Figure 13 shows the characteristics of the PWM frequency vs. the output voltage of the error amplifier ($V_{COMV}$). The PSR controller uses the positive, proportional, output load parameter ($V_{COMV}$) as an indication of the output load for modulating the PWM frequency. In heavy load conditions, the PWM frequency is fixed at 42KHz. Once $V_{COMV}$ is lower than $V_N$, the PWM frequency starts to linearly decrease from 42KHz to 500Hz. Figure 14 is a measured waveform at burst-mode operation.

![Figure 13. PWM Frequency vs. $V_{COMV}$](image)

![Figure 14. Measured Waveform at Burst-Mode Operation](image)
Frequency Hopping Operation

A frequency hopping function is built in to further improve EMI system performance. The frequency hopping period is no longer than 3ms and the PWM switching frequency range is 42kHz +/- 2.6kHz.

![Figure 15. Gate Signal with Frequency Hopping](image)

CV / CC Regulation

Battery chargers are typically designed for two modes of operation, constant-voltage charging and constant-current charging. The basic charging characteristic is shown in Figure 16. When the battery voltage is low, the charger operates on a constant current charging. This is the main method for charging batteries and most of the charging energy is transferred into the batteries. When the battery voltage reaches its end-of-charge voltage, the current begins to taper-off. The charger then enters the constant voltage method of charging. Finally, the charging current continues to taper-off until reaching zero.

![Figure 16. Basic Charging V-I Characteristic](image)

Temperature Compensation

The PSR controller has built-in temperature compensation circuitry to provide constant reliable voltage regulation even at a different ambient temperature. This internal positive temperature coefficient (PTC) compensation current is used to compensate for the temperature due to the forward-voltage drop of the diode output. Without temperature compensation, the output voltage is distinctly higher in high temperatures than in lower temperature condition, as shown in Figure 18.

![Figure 18. Output V-I Curve with Temperature Compensation](image)

As shown in Figure 19, the accuracy value of R1 and R2 determines the voltage regulation amount. The suggested deviation for R1 and R2 is a +/-1% tolerance.

Startup Circuitry

When the power is activated, the input voltage charges the hold-up capacitor (C1) via the startup resistors, as shown in
Figure 20. As the voltage ($V_{DD}$) reaches the startup voltage threshold ($V_{DD-ON}$), the PSR controller activates and drives the entire power supply.

![Figure 20. Single-Step Circuit Connected to the PSR Controller](image)

The power-on delay is determined as follows:

$$T_{D\_ON} = -R_{IN} \cdot C_1 \cdot \ln \left( 1 - \frac{V_{DD-ON}}{V_{ac} \cdot \sqrt{2} - I_{DD\_ST} \cdot R_{IN}} \right)$$  \hspace{1cm} (2)$$

where $I_{DD\_ST}$ is the startup current of the PSR controller.

Due to the low startup current, a large $R_{IN}$ value, such as 1.5MΩ can be used. With a hold-up capacitor of 4.7µF, the power-on delay $T_{D\_ON}$ is less than 3s for a 90VAC input.

If a shorter startup time is required, a two-step startup circuit, as shown in Figure 21, is recommended. In this circuit, a smaller $C_1$ capacitor can be used to decrease startup time without a need for a smaller startup resistor ($R_{IN}$) and increase the power dissipation on the $R_{IN}$ resistor. The energy supporting the PSR controller after startup is mainly from a larger capacitor $C_2$.

![Figure 21. Two Steps of Providing Power to the PSR Controller](image)

The maximum power dissipation of $R_{IN}$ is:

$$P_{R_{IN\_MAX}} = \frac{(V_{dc\_max} - V_{DD})^2}{R_{IN}} \approx \frac{V_{dc\_max}^2}{R_{IN}}$$  \hspace{1cm} (3)$$

where $V_{dc\_max}$ is the maximum rectified input voltage.

Take a wide-ranging input (90VAC~264VAC) as an example, $V_{dc} = 100V~380V$:

$$P_{R_{IN\_MAX}} = \frac{380^2}{1.5 \times 10^6} \approx 96mW$$  \hspace{1cm} (4)$$

**Built-in Slope Compensation**

The sensed voltage across the current sense resistor is used for peak-current-mode control and cycle-by-cycle current limiting. Within every switching cycle, the PSR controller produces a positively sloped, synchronized ramp signal. The built-in slope compensation function improves power supply stability and prevents peak-current-mode control from causing sub-harmonic oscillations.

**Leading Edge Blanking (LEB)**

Each time the MOSFET is powered on, a spike, induced by the diode reverse recovery and by the output capacitances of the MOSFET and diode, appears on the sensed signal. To avoid premature termination of the MOSFET, a leading-edge blanking time is introduced in the PSR controller. During the blanking period, the current-limit comparator is disabled and unable to switch off the gate driver.

**Under-Voltage Lockout (UVLO)**

The power-on and off thresholds of the PSR controller are fixed at 16V/5V. During startup, the hold-up capacitor must be charged to 16V through the startup resistor to enable PSR controller. The hold-up capacitor continues to supply $V_{DD}$ until power can be delivered from the auxiliary winding of the main transformer ($V_{DD}$ must not drop below 5V during this startup process). This UVLO hysteresis window ensures that the hold-up capacitor can adequately supply $V_{DD}$ during startup.

**$V_{DD}$ Over-Voltage Protection (OVP)**

$V_{DD}$ over-voltage protection prevents damage due to over-voltage conditions. When $V_{DD}$ exceeds 28V due to abnormal conditions, PWM output is turned off. Over-voltage conditions are usually caused by open feedback loops.

**Over-Temperature Protection (OTP)**

The PSR controller has a built-in temperature sensing circuit to shut down the PWM output if the junction temperature exceeds 145°C. When the PWM output shuts down, the $V_{DD}$ voltage gradually drops to the UVLO voltage. Some of the internal circuits shut down and $V_{DD}$
gradually starts increasing again. When $V_{DD}$ reaches 16V, all the internal circuits, including the temperature sensing circuit, start operating normally. If the junction temperature is still higher than 145°C, the PWM controller shuts down immediately. This continues until the temperature drops below 120°C.

### GATE Output

The PSR controller BiCMOS output stage is a fast totem pole gate driver. Cross conduction design elimination was used to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 15V Zener diode for the protection of power MOSFET against over-voltage gate signals.

### Brownout Protection

The PSR controller has a built-in brownout protection circuit to shut down the PWM output. As the input voltage decreases, the flowing current from VS pin is less than $I_{VS, \text{UVP}}$, the PWM output shuts down immediately and enters an auto restart mode. The $V_{DD}$ voltage gradually drops to the UVLO voltage.

For example, a power board for a charger application is 5V/1A. Short the COMR pin to GND first and measure the output voltage from light load to maximum load. If the output voltage with cable is 4.7V at 1A, the percentage to 5V is 6%. Calculate the $R_{COMR}$ as:

$$R_{COMR} = \frac{6}{100.8 \times 10^{-6}} \approx 59.5K\Omega$$  \hspace{1cm} (6)

Choose the approximate value of $R_{COMR}$ and let the output voltage compensate gradually. Figure 23 is $R_{COMR}$ compared to percentage curve for reference.

### Cable Compensation

The FAN102/FSEZ1216 PWM controller has a cable compensation function used to compensate the output voltage drop due to output cable loss. Use an external resistor connected from COMR pin to GND adjusts the amount of cable compensation.

In CV regulation control, the on-time of MOSFET only regulates on-board voltage, not including output cable. Different cable wire gauge or length results in different output voltage. As previous mentioned in the CC regulation control section that can calculate the output current. This calculated signal can provide the controller the output load condition and determine the amount of cable compensation, then rescue output voltage drop. To calculate compensation percentage, use the equation below:

$$R_{COMR} = \frac{\text{Percentage}}{100.8 \times 10^{-6}}$$  \hspace{1cm} (5)

For example, a power board for a charger application is 5V/1A. Short the COMR pin to GND first and measure the output voltage from light load to maximum load. If the output voltage with cable is 4.7V at 1A, the percentage to 5V is 6%. Calculate the $R_{COMR}$ as:

$$R_{COMR} = \frac{6}{100.8 \times 10^{-6}} \approx 59.5K\Omega$$  \hspace{1cm} (6)

Choose the approximate value of $R_{COMR}$ and let the output voltage compensate gradually. Figure 23 is $R_{COMR}$ compared to percentage curve for reference.

### Lab Note

Before reworking or soldering / desoldering on the power supply, **discharge the primary capacitors by way of the external bleeding resistor**. If not, the PWM IC may be destroyed by external high-voltage discharge during the soldering / desoldering.
Application Information

Transformer Design

The transformer inductor current must operate in DCM under any conditions. A typical output V-I curve is shown in Figure 24. For discontinuous current mode operation, the transformer inductor should be small enough to meet this condition. Point “B” is the lowest output voltage within the CC regulation and the widest discharge time of the transformer inductor due to the reflected voltage on the primary inductor. It is the easiest into CCM condition for transformer inductor.

Point “A” is the maximum output power of the power system. Ensure that the magnetic flux density falls within 0.25–0.3 Tesla, considered a safe range. The number of turns for primary transformer inductor can be determined on point “A.” Figure 25 shows the characteristic curve of turn ratio and transformer inductance.

Determine Maximum and Minimum Input Voltage

Figure 26 shows the corrected input voltage waveform. The red line shows ripple voltage on the bulk capacitor and the minimum and maximum voltage on the bulk capacitor is expressed in equations 7 and 8, respectively. The $C_{\text{Bulk}}$ is the input capacitor and a typical value is 2-3μF per watt of output power for wide range input voltage (90-264V).

$$V_{\text{in,min}} = \frac{2 \cdot V_{ac,min}^2 - 2 \cdot V_{o} \cdot I_{o} \cdot (1 - 0.3)}{\eta \cdot C_{\text{bulk}} \cdot 120}$$  \hspace{1cm} (7)

$$V_{\text{in,max}} = \sqrt{2 \cdot V_{ac,max}}$$  \hspace{1cm} (8)

Determine the Turn Ratio

The transformer turn ratio ($n_p = \frac{N_{\text{pri}}}{N_{\text{sec}}}$) is an important parameter of the flyback converter; it affects the maximum duty ratio when the input voltage is at a minimum value. It also influences the voltage stresses on the MOSFET and the secondary rectifier. The permissible voltage stresses and the maximum voltage stresses on the MOSFET, as well as the secondary rectifier, can be expressed as:

$$V_{DS,\text{max}} = V_{\text{in,\text{max}}} + n_p \cdot (V_o + V_f)$$  \hspace{1cm} (9)

$$V_{F,\text{max}} = \frac{V_{\text{in,\text{max}}} + V_o}{n_p}$$  \hspace{1cm} (10)

The leakage spike due to leakage inductance on the MOSFET and rectifier must also be taken into account.

Determine Transformer Inductance

Determine the $V_{\text{DD}}$ voltage level and if the output voltage is defined. The turn ratio between auxiliary winding and secondary winding can be calculated as:

$$n_a = \frac{V_{\text{DD}} + V_{fa}}{V_o + V_f}$$  \hspace{1cm} (11)

where $V_{\text{DD}}$ is voltage on $V_{\text{DD}}$ cap, usually ranging from about 15V~20V.

In the CC regulation region, on point “B,” the power system shuts down if the output voltage is too low and the $V_{\text{DD}}$...
voltage reaches the turn-off threshold voltage of the PSR controller. Therefore, if \( n_a \) was calculated, the \( V_{O_{B}} \) can be obtained as:

\[
V_{O_{B}} = \left( \frac{V_{fa} + 6.75 - V_f \cdot n_a}{n_a} \right)
\]

where:

- \( V_{fa} \) is forward-voltage of rectifier diode of auxiliary winding.
- \( V_f \) is forward-voltage of output diode.
- 6.75V is typically the turn-off threshold voltage of the PSR controller.

The maximum duty ratio can be calculated by using a point “B” output condition:

\[
d_{on,max,"B"} = \frac{n_p \cdot (V_{a_{B}} + V_f)}{V_{in,min,"B"} + n_p \cdot (V_{a_{B}} + V_f)}
\]

The transformer inductance \( (L_p) \) is designed specifically for DCM operation and a CC tolerance of +/-10% should be considered. The transformer inductance can be obtained as:

\[
L_p = \eta \cdot B^{max} \cdot \frac{d_{max,"B"}}{2 \cdot V_{a_{B}} \cdot I_o \cdot f_s}
\]

where:

- \( \eta \) is the estimated system efficiency of point “B.”

If no values are available, use 0.45~0.5 as an initial value.

The maximum duty ratio of point “A” can be expressed as:

\[
d_{on,max,"A"} = \sqrt{\frac{2 \cdot V_{O_{A}} \cdot I_o \cdot L_p}{\eta \cdot A^{*} \cdot V_{in,min,"A"} \cdot T_s}}
\]

where \( T_s \) is the switching period.

The primary peak inductor current \( (i_{pk}) \) of point “A” at full load and low line input voltage condition is:

\[
i_{pk,"A"} = \frac{V_{in,min,"A"} \cdot d_{on,max,"A"} \cdot T_s}{L_p}
\]

Determine Primary Inductance Turn Number

Based on Faraday’s law and the peak inductor current, the minimum turns for the primary inductance is calculated as:

\[
N_{pri} = \frac{L_p \cdot i_{pk,"A"} \cdot 10^6}{B_{max} \cdot A_e}
\]

where:

- \( B_{max} \) is the saturation magnetic flux density.
- \( A_e \) is the effective area of the core-section.

The number of turns for the secondary winding is defined as:

\[
N_{sec} = \frac{N_{pri}}{n_p}
\]

The number of turns for the auxiliary winding is defined as:

\[
N_{aux} = n_a \cdot N_{sec}
\]

Determine the Divider Resistor \( (R_1) \) and Current-Sense Resistor \( (R_s) \)

Once the output voltage \( V_O \) and auxiliary winding have been defined, the feedback signal divider resistor, \( R_1 \), can be calculated as:

\[
R_1 = R_2 \cdot \left[ \frac{n_p}{V_{ref}} \cdot (V_O + V_f) - 1 \right]
\]

where \( V_{ref} = 2.5 \text{V} \), \( R_2 \) is typically set to 15~20\( \Omega \).

As discussed in the Constant Current Output Regulation section, the region of constant current output operation can be adjusted by the current-sense resistor. After the turn ratio \( (n_p) \) has been determined, the relationship between the output current \( I_O \) and current sense resistor \( R_s \) is expressed as:

\[
R_s = \frac{0.111875 \cdot n_p}{I_O}
\]

As Figure 27 shows, a design spreadsheet can be used to calculate the transformer design and select the power system components for a first prototype. A 5V/1A design example is shown in Figure 27.
The parameters in Figure 27 can be found in the corresponding components in Figure 28.

**Transformer Structure**

As mentioned in the Constant Voltage Output Regulation section, the PSR controller incorporates a proprietary control design to achieve CV/CC regulations. A correct sampling voltage of the auxiliary winding is critical to the CV/CC performance. Therefore, the coupling of the auxiliary winding and the secondary winding should be precise. The suggested transformer structure is shown in Figure 29 and Figure 30. The coupling coefficient between the secondary winding and the auxiliary winding can be effectively improved by sloughing off the EMI shielding between auxiliary winding and secondary winding. Further effectiveness is achieved by increasing the coupling area through a well-paved auxiliary winding on the top layer.
Effect of the Vs Pin Capacitor

A Vs capacitor with 22–68pF placed closely between Vs pin and the GND pin is recommended. The capacitor is used to bypass switching induced noise and keep the accuracy of the sampled voltage. The value of the capacitor affects the load regulation and constant current performance. Figure 31 illustrates the measured waveform on the Vs pin with a different Vs capacitor. If a higher value Vs capacitor is used, the charging time becomes longer and the sampled voltage is higher than the actual value. Figure 32 shows the effect on the sampled voltage with a different Vs capacitor.

Figure 33 shows a measured Vs pin waveform at a no-load condition. As illustrated, the feedback voltage is too narrow. Additionally, a large Vs capacitor causes the inaccurate sampling of the voltage; resulting in the rising of the output voltage. Figure 24 shows the influence of the Vs capacitor on the V-I curve.

Effect of VDD and Snubber Capacitors

VDD voltage and snubber capacitors are related to the feedback signal inaccuracy and cause output voltage to rise at no-load condition.

If the VDD capacitor is not big enough, the decreasing PWM frequency at no-load condition causes VDD voltage to drop quickly. In such a condition, the feedback signal is dominated by the VDD voltage, but not the secondary output voltage. To avoid this, it is recommended the VDD capacitor value be larger than 4.7µF(6.8~10µF).

On the other hand, the value of the snubber capacitor also affects the output voltage performance. When the MOSEFT is turned off, the polarity of the transformer primary side inductor is reversed and the energy stored in the transformer inductor is delivered to the secondary to supply load current. In the meantime, if the output voltage is higher than the voltage on the secondary winding (Vsec), the output diode is still reversed. The resulting voltage Vpri is then applied to the primary inductor, Lp, which charges the snubber capacitor. The charge time influences the feedback
voltage signal on the auxiliary winding. It is recommended that the snubber capacitor remain under 472pF(332~102pF).

\[
\begin{align*}
\text{Vin} & \rightarrow - V_{fa} + R_d \\
& \rightarrow + V_{aux} \\
& \rightarrow V_{pri} - V_{sec} \\
& \rightarrow + V_f -
\end{align*}
\]

\[
\begin{align*}
- V_{fa} + R_d & \rightarrow + V_{aux} \\
& \rightarrow V_{pri} - V_{sec} \\
& \rightarrow + V_f -
\end{align*}
\]

Figure 35. VDD and Snubber Capacitors Effect on Output Voltage

Reducing No-Load Output Voltage with a “Dummy” Load

At no-load and very light load conditions, due to the very low PWM frequency caused by feedback signal deviations and output voltage rises, especially at low-line input voltage condition. Increasing the addition of a dummy load can fix this problem. Figure 36 shows the effect of a higher and lower dummy load on the V-I curve. The level of the dummy load is suggested at about 25~100mW.

\[
\begin{align*}
\text{V}_{\text{o}} & \rightarrow \text{I}_{\text{o}} \\
& \rightarrow \text{lower snubber cap,} \\
& \rightarrow \text{higher } V_{\text{so}} \text{ cap , dummy load} \\
& \rightarrow \text{higher snubber cap,} \\
& \rightarrow \text{lower } V_{\text{so}} \text{ cap , dummy load}
\end{align*}
\]

Figure 36. Dummy Load Effect on Output Characteristic
PCB Layout Considerations

High-frequency switching current / voltage make PCB layout a very important design issue. Good PCB layout minimizes excessive EMI and helps the power supply survive during surge/ESD tests.

General Guidelines

The numbers in the following guidelines refer to Figure 37.

To improve EMI performance and reduce line frequency ripples, the output of the bridge rectifier should be connected to capacitors C1 and C2 first, then to the switching circuits.

The high-frequency current loop is in \( \text{C2} - \text{Transformer} - \text{MOSFET} - \text{R7} - \text{C2} \). The area enclosed by this current loop should be as small as possible.

Keep the traces (especially \( \text{4} \rightarrow \text{1} \)) short, direct, and wide. High voltage traces related to the drain of MOSFET and RCD snubber should be kept far way from control circuits to prevent unnecessary interference. If a heatsink is used for the MOSFET, connect this heatsink to a ground.

As indicated by \( \text{3} \), the ground of the control circuits should be connected first, then to other circuitry.

As indicated by \( \text{2} \), the area enclosed by the transformer aux winding, D1 and C3, should also be kept small.

Place C3 close to the PSR controller for good decoupling.

Suggestion for the Ground Connections

GND \( \text{3} \rightarrow \text{2} \rightarrow \text{4} \rightarrow \text{1} \): May make it possible to avoid common impedance interference for the sense signal.

Regarding the ESD discharge path, the charges go from secondary through the transformer stray capacitance to GND2 first. Then the charges go from GND2 to GND1 and back to the mains. It should be noted that control circuits should not be placed on the discharge path.

5 Should a point-discharge route to bypass the static electricity energy. As shown in Figure 38, it is suggested to map out this discharge route.

Start in secondary GND to the positive terminal of C2, then to front terminal of bridge rectifier. If this discharge route is connected to the primary GND, it should be connected to the negative terminal of C2 (GND1) directly.

However, the creepage distance between these two pointed ends should be long enough to satisfy the requirements of applicable standards.

![Figure 37. Layout Consideration](image-url)
PCB Layout Considerations (Continued)

Figure 38. PCB Layout Example (5V/1A, 5W Power Board)
Reference Circuits

Figure 39. Application Circuit FAN100 (5V/1A)

BOM List

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>Resistor 1.5MΩ 1/2W</td>
<td>D4</td>
<td>Diode 5A/60V SB560</td>
</tr>
<tr>
<td>R2</td>
<td>Resistor 4.7Ω</td>
<td>C4</td>
<td>Electrolytic Capacitor 22pF</td>
</tr>
<tr>
<td>R3</td>
<td>Resistor 115KΩ 1%</td>
<td>C5</td>
<td>Snubber Capacitor 472pF/1KV</td>
</tr>
<tr>
<td>R4</td>
<td>Resistor 18KΩ 1%</td>
<td>C6</td>
<td>MLCC X7R 103pF</td>
</tr>
<tr>
<td>R5</td>
<td>Resistor 47Ω</td>
<td>C7</td>
<td>MLCC X7R 883pF</td>
</tr>
<tr>
<td>R6</td>
<td>Resistor 100Ω</td>
<td>C8</td>
<td>MLCC X7R 102pF/100V</td>
</tr>
<tr>
<td>R7</td>
<td>Resistor 1.4Ω 1/2W 1%</td>
<td>C9</td>
<td>Electrolytic Capacitor 560µF/10V L-ESR</td>
</tr>
<tr>
<td>R8</td>
<td>Resistor 100KΩ 1/2W</td>
<td>C10</td>
<td>Electrolytic Capacitor 330µF/10V L-ESR</td>
</tr>
<tr>
<td>R9</td>
<td>Resistor 200KΩ</td>
<td>L1</td>
<td>Inductor 1mH</td>
</tr>
<tr>
<td>R10</td>
<td>Resistor 30KΩ</td>
<td>L2</td>
<td>Inductor 5µH</td>
</tr>
<tr>
<td>R11</td>
<td>Resistor 47Ω</td>
<td>L1</td>
<td>Inductor 1mH</td>
</tr>
<tr>
<td>R12</td>
<td>Resistor 510Ω</td>
<td>L2</td>
<td>Inductor 5µH</td>
</tr>
<tr>
<td>R13</td>
<td>WireWound Resistor 18Ω</td>
<td>Q1</td>
<td>Fairchild 2A/600V 2N60 TO-251</td>
</tr>
<tr>
<td>BD1</td>
<td>Rectifier Diode 1N4007 *4</td>
<td>U1</td>
<td>FAN100</td>
</tr>
<tr>
<td>D1</td>
<td>Diode 1A/200V FR103</td>
<td>D4</td>
<td>EE-16 Lm=1.5mH Pri:Sec:Aux=135:10:33</td>
</tr>
<tr>
<td>D3</td>
<td>Diode 1A/1000V 1N4007</td>
<td>U4</td>
<td>FAN100</td>
</tr>
</tbody>
</table>
Reference Circuits (Continued)

Figure 40. Application Circuit FSEZ1016A (FAN100 + MOSFET) (5V/1A)

BOM List

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>Resistor 1.5MΩ</td>
<td>C1</td>
<td>Electrolytic Capacitor 1μF/400V</td>
</tr>
<tr>
<td>R2</td>
<td>Resistor 127KΩ 1%</td>
<td>C2</td>
<td>Electrolytic Capacitor 10μF/400V</td>
</tr>
<tr>
<td>R3</td>
<td>Resistor 20KΩ 1%</td>
<td>C3</td>
<td>Electrolytic Capacitor 10μF/50V</td>
</tr>
<tr>
<td>R4</td>
<td>Resistor 1.36Ω 1/2W 1%</td>
<td>C4</td>
<td>MLCC X7R 47pF</td>
</tr>
<tr>
<td>R5</td>
<td>Resistor 100KΩ 1/2W</td>
<td>C5</td>
<td>Snubber Capacitor 472pF/1KV</td>
</tr>
<tr>
<td>R6</td>
<td>Resistor 200KΩ</td>
<td>C6</td>
<td>MLCC X7R 683pF</td>
</tr>
<tr>
<td>R7</td>
<td>Resistor 39KΩ</td>
<td>C7</td>
<td>MLCC X7R 103pF</td>
</tr>
<tr>
<td>R8</td>
<td>Resistor 47Ω</td>
<td>C8</td>
<td>MLCC 102pF/100V</td>
</tr>
<tr>
<td>R9</td>
<td>Resistor 510Ω</td>
<td>C9</td>
<td>Electrolytic Capacitor 560μF/10V</td>
</tr>
<tr>
<td>R10</td>
<td>WireWound Resistor 18Ω</td>
<td>C10</td>
<td>Electrolytic Capacitor 330μF/10V</td>
</tr>
<tr>
<td>BD1</td>
<td>Rectifier Diode 1N4007 *4</td>
<td>L1</td>
<td>Inductor 1mH</td>
</tr>
<tr>
<td>D1</td>
<td>Diode 1A/200V FR103</td>
<td>L2</td>
<td>Inductor 5μH</td>
</tr>
<tr>
<td>D3</td>
<td>Diode 1A/1000V 1N4007</td>
<td>U1</td>
<td>FSEZ1016A</td>
</tr>
<tr>
<td>D4</td>
<td>Diode 5A/60V SB560</td>
<td>TR1</td>
<td>EE-16 Lm=1.5mH Pri:Sec:Aux=135:10:33</td>
</tr>
</tbody>
</table>
Reference Circuits (Continued)

Figure 41. Application Circuit FAN102 (5V/1A)

BOM List

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>Resistor 1.5MΩ 1/2 W</td>
<td>D3</td>
<td>Diode 1A/1000V 1N4007</td>
<td>Q1</td>
<td>1A/600V 1N60 TO-251</td>
</tr>
<tr>
<td>R2</td>
<td>Resistor 82KΩ 1%</td>
<td>D4</td>
<td>Diode 5A/60V SB560</td>
<td>TR1</td>
<td>EE-16 Lm=1.5mH Pri:Sec:Aux=135:10:33</td>
</tr>
<tr>
<td>R3</td>
<td>Resistor 110KΩ 1%</td>
<td>C1</td>
<td>Electrolytic Capacitor 1µF/400V</td>
<td>U1</td>
<td>FAN102</td>
</tr>
<tr>
<td>R4</td>
<td>Resistor 18KΩ 1%</td>
<td>C2</td>
<td>Electrolytic Capacitor 10µF/400V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>Resistor 47Ω</td>
<td>C3</td>
<td>Electrolytic Capacitor 10µF/50V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>Resistor 100Ω</td>
<td>C4</td>
<td>MLCC 104pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>Resistor 1.4Ω 1/4W 1%</td>
<td>C5</td>
<td>MLCC X7R 22pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R8</td>
<td>Resistor 100KΩ 1/2W</td>
<td>C6</td>
<td>Snubber Capacitor 472pF/1KV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R9</td>
<td>Resistor 200KΩ</td>
<td>C7</td>
<td>MLCC X7R 683pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R10</td>
<td>Resistor 47KΩ</td>
<td>C8</td>
<td>MLCC X7R 103pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R11</td>
<td>Resistor 20Ω</td>
<td>C9</td>
<td>MLCC 102pF/100V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R12</td>
<td>Resistor 510Ω</td>
<td>C10</td>
<td>Electrolytic Capacitor 560µF/10V L-ESR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R13</td>
<td>WireWound Resistor 18Ω</td>
<td>C11</td>
<td>Electrolytic Capacitor 330µF/10V L-ESR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BD1</td>
<td>Rectifier Diode 1N4007 *4</td>
<td>L1</td>
<td>Inductor 1mH 1/2W</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>Diode 1A/200V FR103</td>
<td>L2</td>
<td>Inductor 5µH</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Reference Circuits (Continued)

![Application Circuit Diagram](image)

**Figure 42. Application Circuit FSEZ1216 (5V/1A)**

**BOM List**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
<th>Symbol</th>
<th>Component</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>Resistor 1.5M Ω</td>
<td>D4</td>
<td>Diode 5A/60V SB560</td>
<td>U1</td>
<td>FSEZ1216</td>
</tr>
<tr>
<td>R2</td>
<td>Resistor 110KΩ 1%</td>
<td>C1</td>
<td>Electrolytic Capacitor 1µF/400V</td>
<td>TR1</td>
<td>EE-16 Lm=1.5mH Pri:Sec:Aux=135:10:33</td>
</tr>
<tr>
<td>R3</td>
<td>Resistor 18KΩ 1%</td>
<td>C2</td>
<td>Electrolytic Capacitor 10µF/400V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R4</td>
<td>Resistor 1.4Ω 1/2W 1%</td>
<td>C3</td>
<td>Electrolytic Capacitor 10µF/50V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R5</td>
<td>Resistor 100KΩ 1/2W</td>
<td>C4</td>
<td>MLCC X7R 47pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R6</td>
<td>Resistor 200KΩ</td>
<td>C5</td>
<td>Snubber Capacitor 472pF/1KV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R7</td>
<td>Resistor 47KΩ</td>
<td>C6</td>
<td>MLCC X7R 683pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R8</td>
<td>Resistor 47Ω</td>
<td>C7</td>
<td>MLCC X7R 103pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R9</td>
<td>Resistor 510Ω</td>
<td>C8</td>
<td>MLCC 102pF/100V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R10</td>
<td>WireWound Resistor 18Ω</td>
<td>C9</td>
<td>Electrolytic Capacitor 560µF/10V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R11</td>
<td>Resistor 82KΩ 1%</td>
<td>C10</td>
<td>Electrolytic Capacitor 330µF/10V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BD1</td>
<td>Rectifier Diode 1N4007 *4</td>
<td>C11</td>
<td>MLCC X7R 104pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D1</td>
<td>Diode 1A/200V FR103</td>
<td>L1</td>
<td>Inductor 1mH</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>Diode 1A/1000V 1N4007</td>
<td>L2</td>
<td>Inductor 5µH</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Related Datasheets

FAN100 — Primary-Side Regulation PWM Controller
FAN102 — Primary-Side Regulation PWM Controller
FSEZ1016A — Primary-Side Regulation PWM with Integrated Power MOSFET
FSEZ1216 — Primary-Side Regulation PWM with Integrated Power MOSFET
Fairchild Power Supply WebDesigner — Flyback Design & Simulation - In Minutes at No Expense